Close

Presentation

This content is available for: Workshop Reg Pass. Upgrade Registration
Accelerator Integration in a Tile-Based SoC: Lessons Learned with a Hardware Floating Point Compression Engine
DescriptionHeterogeneous Intellectual Property (IP) hardware acceleration engines have emerged as a viable path forward to improving performance in the waning of Moore’s Law and Dennard scaling. In this study, we design, prototype, and evaluate the HPC-specialized ZHW floating point compression accelerator as a resource on a System on Chip (SoC). Our full hardware/software implementation and evaluation reveal inefficiencies at the system level that significantly throttle the potential speedup of the ZHW accelerator. By optimizing data movement between CPU, memory, and accelerator, 6.9X is possible compared to a RISC-V64 core, and 2.9X over a Mac M1 ARM core.
Event Type
Workshop
TimeSunday, 12 November 202311:19am - 11:35am MST
Location505
Tags
Accelerators
Edge Computing
Heterogeneous Computing
Registration Categories
W